

#### Gate resistor installed Dual N-channel MOS FET

For lithium-ion secondary battery protection circuits

#### **General Features**

- Low source-source ON resistance:Rss(on) typ. = 10 m $\Omega$ , (VGS = 4.5 V)
- CSP(Chip Size Package)
- RoHS compliant (EU RoHS / MSL:Level 1 compliant)

### **Marking Symbol:16**

#### **Packaging**

Embossed type (Thermo-compression sealing): 10000pcs / reel (standard)



3.Source1-2(FET1) 6 Source2-2(FET2)



### Absolute Maximum Ratings Ta = 25℃

| Parameter               |         | Symbol | Rating | Unit       |
|-------------------------|---------|--------|--------|------------|
| Drain-Source Voltage    |         | VDS    | 12     | V          |
| Gate-source Voltage *3  |         | VGS    | +/-10  | V          |
| Source Current          | DC *1   | IS1    | 6      | Α          |
|                         | Pulse*2 | ISp    | 60     | Α          |
| Total Power Dissipation | DC *1   |        | 0.45   | W          |
| Channel Temperature     |         | Tch    | 150    | $^{\circ}$ |

www.fnk-tech.com V1.1 Page 1



| Storage Temperature Range |       | Tstg | -55 to<br>+150 | $^{\circ}$ C |  |
|---------------------------|-------|------|----------------|--------------|--|
| Thermal resistance(ch-a)  | DC *1 | Rth1 | 278            | °C/W         |  |

Note \*1 Mounted on FR4 board (25.4mm X25.4mmX t1.0mm, 36um Copper)

\*2 t = 10us, Duty Cycle  $\leq$ 1 %

#### Electrical Characteristics Ta = 25 °C ±3 °C

| Parameter                         | Symbol   | Conditions                                  | Min | Тур  | Max | Unit       |
|-----------------------------------|----------|---------------------------------------------|-----|------|-----|------------|
| Drain-source Breakdown Voltage    | VDSS     | IS = 250uA, VGS = 0 V                       | 12  |      |     | V          |
| Zero Gate Voltage Source Current  | ISSS     | VSS = 12 V, VGS = 0 V                       |     |      | 1   | uА         |
| Gate-source Leakage Current       | IGSS     | $VGS = \pm 10 \text{ V}, VSS = 0 \text{ V}$ |     |      | ±10 | uА         |
| Gate-source Threshold Voltage     | Vth      | IS = 250uA, VSS = 10 V                      | 0.4 | 0.8  | 1.2 | V          |
|                                   | RSS(on)1 | IS = 3.0 A, VGS = 4.5 V                     |     | 10   | 13  |            |
| Source-source On-state Resistance | RSS(on)2 | IS = 3.0 A, VGS = 3.8 V                     |     | 11   | 15  | $m\Omega$  |
|                                   | RSS(on)3 | IS = 3.0 A, VGS = 2.5 V                     |     | 15   | 19  | 111 22     |
| Body Diode Forward Voltage        | VF(s-s)  | IF = 1.0 A, VGS = 0 V                       |     | 0.9  | 1.5 | V          |
| Input Capacitance *1              | Ciss     |                                             |     | 2335 |     |            |
| Output Capacitance *1             | Coss     | VSS = 10 V, VGS = 0 V, f = 1 KHz            |     | 321  |     | pF         |
| Reverse Transfer Capacitance *1   | Crss     |                                             |     | 244  |     |            |
| Turn-on delay Time *1,*2          | td(on)   | VGS = 4.5 V, VSS=10V,                       |     | 680  |     | n <b>s</b> |
| Rise Time *1,*2                   | tr       | RL=3.3 $\Omega$ , IS=3A,RG=6 $\Omega$       |     | 2960 |     | 113        |
| Turn-off delay Time *1,*2         | td(off)  | VGS = 4.5 V, VSS=10V,                       |     | 6480 |     | n <b>s</b> |
| Fall Time *1,*2                   | tf       | RL=3.3 $\Omega$ , IS=3A,RG=6 $\Omega$       |     | 6760 |     | 115        |
| Total Gate Charge *1              | Qg       | VG1S1 = 4.5 V, VSS = 10V,                   |     | 36   |     |            |
| Gate-source Charge *1             | Qgs      | IS =6A                                      |     | 5.6  |     | nC         |
| Gate-drain Charge <sup>1</sup>    | Qgd      |                                             |     | 8.0  |     |            |

Note Measuring methods are based on JAPANESE INDUSTRIAL STANDARD JIS C 7030 Measuring methods for transistors.

Note2:Measurement circuit

www.fnk-tech.com Page 2 V1.1

<sup>\*1</sup> Guaranteed by design, not subject to production testing

<sup>\*2</sup> Measurement circuit for Turn-on Delay Time / Rise Time / Turn-off Delay Time / Fall Time



## **Technical Data (reference)**





V<sub>ss</sub>-Source to Source Voltage-V

SOURCE CURRENT vs.

SOURCE TO SOURCE VOLTAGE





SOURCE TO SOURCE ON-STATE RESISTANCE vs.

GATE TO SOURCE VOLTAGE



GATE TO SOURCE CUT-OFF VOLTAGE vs.

CHANNEL TEMPERATURE







On-Resistance vs. Source current





SOURCE TO SOURCE DIODE FORWARD VOLTAGE

FORWARD TRANSFER CHARACTERISTICS



www.fnk-tech.com Page 4 V1.1



# **Chip Size Package**



1 2 3

2100







# Land Pattern (Reference) (Unit: um)



www.fnk-tech.com Page 5 V1.1



#### ATTENTION:

- FNK reserves the right to make changes to the information herein for the improvement of the design and performance without further notice! Customers should obtain the latest relevant information before placing orders and should verify that such information is complete and current.
- FNK assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all FNK products described or contained herein.
- Specifications of any and all FNK products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- FNKstrives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all FNK products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the FNK product that you intend to use.
- FNK will supply the best possible product for customers!

www.fnk-tech.com Page 6 V1.1